Volume: 05 Issue: 06 | June-2018 www.irjet.net e-ISSN: 2395-0056 p-ISSN: 2395-0072 # Design of Charge Pump for PLL with Reduction in Current Mismatch and Variation having Improved Voltage Swing # Sushil Shingade<sup>1</sup>, Vanita Agarwal<sup>2</sup> <sup>1</sup>M.Tech, Electronics and Telecommunication Department, College of Engineering, Pune, India <sup>2</sup>Assistant Professor, Electronics and Telecommunication Department, College of Engineering, Pune, India **Abstract** - A charge pump circuit which provides low current inequality and current variation is designed in CMOS 180nm technology and supply voltage of 1.8 V using Cadence Virtuoso tool. This charge pump is fit for stumpy power applications of PLL. Current steering topology is used because it eliminates drawbacks of conventional charge pump. Feedback loop is used to revoke arbitrary and deterministic mismatch between lup and Idn. Compensation circuit is used to decrease the current deviation to evade bandwidth variation and loop volatility. Proposed charge pump has current mismatch in range of 10%-21%. Also get flat output current for output voltage variation of 0.514 V and output voltage swing is 1.525V. #### Key words: PLL, charge pump. ### 1. INTRODUCTION As we all know that Phase Locked Loop (PLL) is very important unit of modern communication system. Hence design of all the blocks of PLL is very crucial. There are two type of PLL that is simple PLL and Charge Pump (CP) PLL in Fig 1 CP PLL is superior to simple PLL as it removes drawbacks of simple PLL like swapping between settling speed and swell on Voltage Control Oscillator (VCO) control line, phase error and restricted possession range [3]. Fig 1 Basic block Diagram of PLL CP PLL has following blocks Phase Frequency Detector (PFD), CP, Loop filter and VCO. Among these blocks performance of CP is directly affects the functionality of PLL. PLL used for clock generation and clock recovery. Implementation of charge pump is more Challenging as it is important block of PLL. CP operates on UP and DOWN (DN) output signal generated by PFD and converts phase and frequency difference between reference input and feedback input into equivalent output voltage. CP in PLL is followed with loop filter. Depending on status of UP and DN signal, CP charges and discharges loop filter. When reference signal leads feedback signal UP goes high hence CP charges the loop filter and vice versa. Voltage which is generated across loop filter is used as control voltage of VCO. The conventional CP has non idealities like charge division, charge insertion and clock feed through. These non idealities are removed by using current steering topology of charge pump as PMOS and NMOS switches are outlying as of output node. But Conventional Current Steering Charge Pump (CSCP) illustrate in Fig 2 also has some problem like current mismatch between $I_{UP}$ and $I_{DN}$ and current deviation with transform in output voltage. Mismatch between charging and discharging current is because charging current is source by PMOS and discharging current is sink by NMOS. So current source by PMOS is not exactly match with current sink by NOMS due to process variation and physical properties of PMOS and NMOS. Also a current variation is because channel length modulation effect of output transistors, which can be eliminated by using long transistors at output. On the other hand, long transistors can't utterly eradicate the consequences and large parasitic capacitance limits the speed and operation. Fig 2 Schematic of CSCP www.irjet.net e-ISSN: 2395-0056 Volume: 05 Issue: 06 | June-2018 p-ISSN: 2395-0072 A current compensation circuit is used to broaden the smooth assortment of output voltage notably to curtail the current deviation. In some cases two compensation circuits are used to diminish current variance and current deviation. Gain-boosted charge pumps[9] synchronized cascode to increase the output resistance for decreasing current deviation keeping the $I_{UP}$ and $I_{DN}$ currents just about steady with the driving voltage, but this lowers the voltage conformity range and a higher supply voltage is desired for appropriate action. Instead of this, in this paper new technique is used to reduce current mismatch. #### 2. DESIGN FLOW CHART: ## 2.1 Design issues of conventional charge pump: 1. Saturation voltage: - Saturation voltage of Current Source (CS) transistor should be low as it will be closer to rail the CP such that it operates properly. Without changing loop dynamics and loop dynamics [1]. $$VDS_{Sat} = \sqrt{\frac{2id(\frac{W}{L})}{\mu_n c_{ox}}} \tag{1}$$ To get output voltage of CP closer to rail to rail be large and $i_d$ should be low. 2. **CS** output impedance:- Difficulty with CS transistors in CP is that they have finite output resistance still in saturation [1]. Even if the currents are similar at mid rail they will not be entirely matched at all output voltages. $$r_{ds} = \frac{1}{\lambda I_{DS}} \propto \frac{L}{I_{DS}} \tag{2}$$ Difference in UP and DN current when output impedances are same and voltages [1] moves from mid rail. $$\frac{\Delta I}{I_{DS}} \propto \frac{(V_{OCP} - V_M)}{L} \tag{3}$$ $V_{OCP}$ - CP output voltage $V_M$ - Mid rail voltage So for purpose of current matching having long device is good. Reference Feed through: - It can have an effect on how much time the CP must leftovers ON in the locked state [1]. Spur=20log $$\{\frac{(\delta^2.\Delta I.K_{vco})}{4\pi.C_2} \cdot [1 + \frac{\Delta I}{I_{CP}}]\}$$ dBc (4) 4. **Transistor Gain:** - The problem is that when the CP current source turns ON and OFF it take finite amount of time, this will increase current mismatch [1]. So it is best to match the transconductance of both the NMOS and PMOS current source. $$g_m = \sqrt{2\mu c_{OX(\frac{W}{L})} I_{DS}}$$ (5) To improve matching it is best to scale the number of transistor and if possible to use a common layout. **Volume: 05 Issue: 06 | June-2018** www.irjet.net ## 2.2 Design of two stage op amp: Fig 3 Schematic of two stage op amp Two stage op amp made known in Fig 3 is designed in 180nm technology with 1.8V power supply using cadence virtuoso tool. The op amp has vital task in current matching. It should have sufficient gain to attain very low gain inaccuracy and due to this perfect matching between $I_{UP}$ and $I_{DN}$ currents. This op amp is used in a feedback loop of CSCP to reduce current mismatch. This op amp has gain approximately equal to 40dB and bandwidth equal to 3.4 MHz. Fig 4 Gain and Phase plot of two stage op-amp Table 1. Results of two stage op amp e-ISSN: 2395-0056 p-ISSN: 2395-0072 | Sr. No. | Parameter | Values | | |---------|-----------|-----------|--| | 1. | DC Gain | 35.25 dB | | | 2. | GBW | 3.4MHz | | | 3. | PM | 61.09 deg | | | 4. | Power | 297 μW | | #### 3. Design of modified current steering charge pump CP is only analog block in PLL architecture; hence design of charge pump has important part in PLL performance. This paper proposed a CP in Fig 5 with current compensation circuit and mismatch cancellation circuit. CP is designed with supply voltage in the range of 1.8 V to 3 V, $V_{DSSat} \geq 350 \text{mV}$ and for the PLL with reference frequency 40MHz also having PFD feedback delay $\delta$ = 1ns and biasing current of 150µA. Width of transistors at output stage is determined by following formula. Fig 5 Schematic of modified CSCP $$\frac{W}{L} = \frac{2I_D}{V_{DS_{cont}}^2 \mu C_{OS}} \tag{6}$$ For low 1/f noise contribution, length L kept between $2\mu m$ to $3\mu m.$ If CS are mismatched by an quantity $\Delta I$ and retune path has a setback [1] of time $\delta$ then a charge q is placed on the loop filter where q is of value www.irjet.net $q = \delta. \Delta I$ (7) Volume: 05 Issue: 06 | June-2018 So it is necessary that another CS should be ON for a time 't' to take out the charge [1]. $$t = \frac{\delta . \Delta I}{I_{CP}} \tag{8}$$ A circuit similar to charge pump in addition with an integrating capacitor $C_{\chi}$ and an op amp are used in negative feedback loop for removing current mismatch [2]. Opamp compares voltage across $C_{\chi}$ with average control voltage. Opamp output tune $I_{DN}$ to follow variation in $I_{UP}$ . Current compensation circuit contains transistors in triode region and current mirrors are used for removing current deviation [2]. This circuit is driven by output voltage of CP. The negative feedback loop must be steady for proper operation. Fig 6 Transient analysis of CSCP #### 4. SIMULATION RESULTS The projected CP circuit is designed in a180nm CMOS technology to be utilizing in a PLL with reference frequency 40MHz. Fig 7 plot of $I_{DN}$ and $I_{UP}$ VS $V_{ocp}$ of proposed CSCP e-ISSN: 2395-0056 p-ISSN: 2395-0072 Fig 8 plot of $I_{DN}$ and $I_{UP}$ VS $V_{ocp}$ of simple CP Fig 9 plot of $I_{DN}$ and $I_{UP}$ VS $V_{ocp}$ Conventional CSCP Proposed charge pump is biased with 150 $\mu$ A current and after simulation got current mismatch between $I_{DN}$ and $I_{UP}$ approximately in the range of 10% to 21%. $I_{DN}$ And $I_{UP}$ is matching for the output voltage varies from 371mV to 885mV. That is for 0.514V get flat output current with variation in output voltage of charge pump. Proposed charge pump circuit superior to simple charge pump and conventional CSCP charge pump. As output voltage swing, current variation with charge pump output voltage is improved. Also current mismatch is reduced. **Table**2. Comparison of different CP circuits | Sr.<br>No. | Circuit | Current<br>mismatch | V <sub>ocp</sub> range<br>for low<br>current<br>variation | Output<br>Voltage<br>swing | |------------|----------------------|---------------------|-----------------------------------------------------------|----------------------------| | 1. | Simple<br>CP | 27% - 40% | 239mV | 0.63V to 242mV | | 2. | CSCP | 15% - 25% | 302mV | 1.6V to 205mV | | 3. | Propos<br>ed<br>CSCP | 10% - 21% | 514mV | 1.609 to<br>84mV | #### 5. CONCLUSION Method of reduction in Current mismatch and variation of charge pump is presented which reduces deterministic and random current mismatch and improves current variation. Negative feedback tunes $I_{DN}$ to any changes in $I_{UP}$ , which reduce current mismatch. Eventually get current mismatch in very small amount. Also current variation is least with variation in output voltage of charge pump. # International Research Journal of Engineering and Technology (IRJET) www.irjet.net e-ISSN: 2395-0056 p-ISSN: 2395-0072 #### **ACKNOWLEDGEMENT** This circuit is designed at VLSI lab of College of Engineering Pune, using cadence virtuoso tool. We would like to thank all the VLSI lab members of COE, Pune for their support during this period. Volume: 05 Issue: 06 | June-2018 #### **REFERENCES** - [1] John Rogers, Calvin Plett, Foster Dai. "Integrated circuit design for shigh-speed frequency synthesis" Boston, London Artech House, 2006. - [2] Aya G. Amer, Sameh A. Ibrahim, and Hani F. Ragai "A novel current steering charge pump with low current mismatch and variation", ISCAS 2016 pp. 1666-1669. - [3] "Design Of\_Analog\_Cmos\_Integrated\_Circuits" by Behzad Razavi. - [4] N. Joram, R. Wolf and F. Ellinger "High swing PLL charge pump with current mismatch reduction" IET Journal and Magazines 2014 Vol. 50, No. 9 pp. 661-662. - [5] Suraj Gupta, Sabir Ali Mondal and Hafizur Rahman "Charge pump circuit with improved absolute current deviation and increased dynamic output voltage range across PVT variations". PrimeAsia 2015 pp. 32-35. - [6] Miin-Shyue Shiau1, Ching-Hwa Cheng1, Heng-Shou Hsu1, Hong-Chong Wu2, Hsiu-Hua Weng1, Jing-Jhong Hou1, Ruei-Cheng Sun2, Kai-Che Liu3, Guang-Bao Lu4, and Don-Gey Liu, "Design for low current mismatch in the CMOS charge pump". ISOCC 2013 pp. 310-311. - [7] M.-S. Hwang, J. Kim and D.-K. Jeong. "Reduction of pump current mismatch in charge-pump PLL" IET Journal and Magazines 2009 Vol. 54, pp. 135-136. - [8] Hong YU, Yasuaki INOUE, and Yan HAN. "A New High-Speed Low-Voltage Charge Pump for PLL Applications" IC on ASIC 2005 pp. 387-390. - [9] Jae Hyung Noh, and Hang Geun Jeong. "Charge pump with a regulated cascode circuit for reducing current mismatch in PLLs." International journal of electrical and computer engineering 3.9 (2008): 576-578 - [10] Ravi Chandra, Anurag "Design and Analysis of Charge Pump for PLL at 90nm CMOS Technology" RAECS 2015 pp. 1-5.